### Side Channels, and Other Gaps Between Theory and Practice

PAUL KOCHER

Korea Crypto Forum Nov 15, 2019 9:00-10:30



If the surgery proves unnecessary, we'll revert your architectural state at no charge.

### Intro

### Researcher & entrepreneur

#### Technical work

- Protocols (incl. SSL v3.0 / TLS "\under")
- Timing attacks/side channels
- Differential power analysis & countermeasures
- Numerous HW/ASIC projects
  - Pay TV, anti-counterfeiting, keysearch
- Renewability & forensics
  - Blu-ray BD+, Vidity/SCSA...
- CryptoManager ASIC & mfg solutions
- Spectre Attacks
  - Co-discovery w/Jann Horn of Google

#### Non-technical

- Founded and led Cryptography Research (1995-April 2017)
  - Bootstrapped no external funding
  - Multiple stage evolution:
     Consulting → Licensing → Products → → Solutions
  - Acquired by Rambus (\$342.6M)
- Co-founded ValiCert (IPO 2001, acquired 2003)
- Advisor+investor to security start-ups
- Favorite nonprofits include Doctors Without Borders (MSF),
   Muttville, IACR, Bay Area Discovery Museum



Historical cipher machines:

Algorithm limited by mechanical constraints Security limited by algorithm complexity

# Modern age: Algorithm designers have won



More compute favors the cryptographer over the cryptanalyst

- 2-8X CPU power = 2X key length = **square** the effort for cryptanalysis
- Example: DES to triple DES = 3X CPU, keysearch from  $^{256}$  ->  $^{2112}$

### Modern crypto algorithms generally have LARGE safety margins:

Survive very conservative scenarios

e.g., exabytes of adaptively-chosen plaintexts...

Survive huge adversary compute power

e.g., attacker with more than world's compute power

Global bitcoin mining  $^{291}$  hashes/year vs AES brute force  $^{2255}$   $^{291}$  = 23,384,026,197,294,446,691,258,957,323,460,528,314,494,920,687,616 years

# Defenders have defined a "game" in which attackers have no winning strategy!

### Invest in cryptanalysis research to find easier attack:

- Success unlikely (= breakthrough research)
- "Success" = probably not practical (computational complexity, input needs...)

### **Attacker options**

### Invest in faster computers, e.g. to do brute force:

- Wildly impractical using known technology
- Quantum computer research?
  - Expensive/uncertain research, many years until anything practical, and defenders just upgrade

Attacker won't play the according to the defender's rules (i.e. "cheat")

 e.g., attack gap between defender's assumptions & reality

#### Give up

Defender wins

# Model (algorithm) vs. reality (implementation)

### **Algorithm assumptions:**

Attacker sees many plaintexts and/or ciphertexts, but nothing else



#### **Practice:**

Implementation uses semiconductors (and maybe software), not pure math

- Timing variations
- Power consumption
- RF emissions
- Heat
- Debug registers
- Microscope images of a chip
- Erroneous outputs
- Error messages

etc

**Exploiting tiny gaps between assumptions & reality** 

# Timing

```
Let R_0 = input message M
for i in 0..keysize-1:
Let R_{i+1} = \mathbf{F}(R_i, K[i])
Output R_{\text{keysize}}
```



### Suppose:

- The time  $t_i$  to compute F() in iteration i varies slightly depending on its inputs  $(R_i \text{ and bit } K[i])$
- Adversary can measure the <u>total</u> operation time (all iterations + some measurement error)

### Each measured time T reflects:

$$T = \text{constant} + \text{noise} + \sum_{i=0}^{keysize-1} t_i \quad \text{time to compute each } \mathbf{F}(\mathbf{R}_i, \mathbf{K}[i])$$
 Loop overhead... Measurement error, timing jitter...

### Does it matter?

### **Algorithm assumptions:**

Attacker sees many plaintexts and/or ciphertexts, but nothing else



Attack inputs: n messages  $(M_{1..n})$  and their timings  $(T_{1..n})$ 

Attack goal: Given K[0..i-1], find the next bit K[i]

Attacker knows K [0..i-1], so can find R<sub>i</sub> for each M Attacker doesn't know K[i], so doesn't know if:

$$R_{i+1} = \mathbf{F}(R_i, 0)$$
 or  $R_{i+1} = \mathbf{F}(R_i, 1)$ 

Let  $R_o$  = input message M for i in 0..keysize-1: Let  $R_{i+1} = F(R_i, K[i])$ Output R<sub>kevsize</sub>

For each M, attacker can estimate how long victim would take to compute F() for each key bit value:

$$t_{i,0}$$
 = time to compute  $\mathbf{F}(R_i,0)$   $\longleftrightarrow$  if  $K[i]=0$   $t_{i,1}$  = time to compute  $\mathbf{F}(R_i,1)$   $\longleftrightarrow$  if  $K[i]=1$  One of these this is a (tiny) part of the overall time  $T$ 

The observed time is:

T = constant + noise + 
$$t_0$$
 +  $t_1$  +  $t_2$ + ... +  $t_i$ + ... +  $t_{keysize-1}$ 
Observed time is:

### Correlation

Either 
$$t_{i,0}$$
 or  $t_{i,1}$ 

$$T = constant + noise + t_0 + t_1 + t_2 + ... + t_i + ... + t_{keysize-1}$$
Observed time for a message

If  $\mathbf{F}$  (R<sub>i</sub>, 0) was actually computed, T will be correlated to  $\mathbf{t}_{i,0}$  over messages  $\mathbf{M}_{1..n}$ 

If  $\mathbf{F}$  (R<sub>i</sub>, 1) was actually computed, T will be correlated to  $\mathbf{t}_{i,1}$  over messages  $\mathbf{M}_{1..n}$ 

### Simple attack to find key bit *i*:

- Predict  $t_{i,0}$  and  $t_{i,1}$  for each  $M_{1..n}$
- For M where  $t_{i,0}$  is faster than average, how many also have T faster than average? Votes for K[i] = 0
- For M where  $t_{i,1}$  is faster than average, how many also have T faster than average? Votes for K[i] = 1

Given enough messages, the actual value for K[i] will get more votes

### Overcoming noise

How many timing measurements do we need?

- $\sigma_1$  = noise = standard deviation among T (measurement error, unknown  $t_i$ )
- $\sigma_2$  = signal = average difference between  $t_{i,0}$  and  $t_{i,1}$
- Need  $N \propto \left(\frac{\sigma_1}{\sigma_2}\right)^2$  measurements

Example:  $\sigma_1 = 1 \mu s$  variation,  $\sigma_2 = 1 m s$ ,  $N \approx 10^6$ 

Noise 1000X signal

- One set of measurements only (reuse for all key bits)
- Error detection: if a bit is guessed wrong, subsequent correlations go away (= back up + fix)

More noise = attack still works (but need more measurements)

Generally not sufficient to add modest random delays or limits on timer resolution

### Simple Power Analysis

Attackers can measure more than transaction time

### Example: Power consumption or RF

- Easy to measure if physically near device
- High bandwidth (many measurements during computation)



Simple case: power consumption is visibly different for K[i]=0 vs K[i]=1

for 
$$i$$
 in 0..keysize-1:  
Let  $R_{i+1} = F(R_i, K[i])$ 



Signal-to-noise ratios for power & RF can also be poor

Signals of interest may just be a few logic gates/wires in a large chip

Can these noisy power measurements be leveraged using statistics?

### Overcoming noise: AES decryption

Attack scenario: AES decryption, where adversary can observe ciphertexts & power measurements



Wrong key byte guess = predicted bit correct 50%, wrong 50%

15

### Overcoming noise

#### Input message (ciphertext)

399632A62CA005E77710E3B947B1B65F

C06854D3EA68B82B8BFAADF73154ED17

01CC39A29605DD66A881D5128AC7FFA5

8FFC2EF2E831EF098514CA537F95EFA0

F02C294367605EB6ED393275C280587F

EEEE63394CE9DF029C52CCC9D69D8834

621E0462C66D4609AC0318A0284E1B7F

2FCA8B635D3DABBD8FEFC2AD7694D456



### DPA: Overcoming noise

10000 traces:

Input message (ciphertext

Power trace

S output bit

#### Incorrect guess:

- Predictions are essentially random
- No significant differences in averages (just sampling noise)
- More messages/traces = subtraction result converges to 0 (flat)

#### 8FFC2EF2E831EF098514CA537F95EFA0

#### Correct guess for key byte:

- Assignment of power traces reflects actual gate outputs (on/off)
- Difference in averages = effect in AES circuitry + sampling noise
- More inputs = less noise, clearer signal

2FCA8B635D3DABBD8FFFC2AD7694D456



1

Compute average of traces predicting 0

Compute average of

traces predicting 1



Incorrect key byte guess

Correct key byte guess



# Sharing hardware

Power & timing attacks assumed an external adversary

But what if attackers can run on the victim's computer...?

- Cloud
- Mobile
- Browser









# JavaScript WebAssembly





### Transmitters & receivers

Shared resources => channels

Program A uses resource -> program B observes use of resource

Transmitter: Victim code leaks sensitive data into channel

Natural result of using system resources

Receiver: Adversary code reads from the channel

Analyzes measurements to infer victim secret

### Examples of side channel transmitters & receivers

| Channel          | Transmit: Secret affects victim's | Receive: Attacker measures                  |
|------------------|-----------------------------------|---------------------------------------------|
| CPU utilization  | CPU usage                         | how much time attacker gets                 |
| DRAM usage       | DRAM allocations                  | free memory                                 |
| DRAM bandwidth   | DRAM access rate                  | memory performance                          |
| cache state      | memory accesses pattern           | cache additions/evictions (see next slides) |
| GPU time         | use of GPU                        | GPU availability                            |
| thermal          | heat generation                   | effects of temperature on CPU speed         |
| swap space       | size of (compressed?) swap        | disk/swap usage or free space               |
| RNG seed pool    | timing/amount of random data us   | RNG latency (e.g. rdrand instruction)       |
| disk utilization | timing/amount of file read/writes | disk/file system performance                |
| signal coupling  | crosstalk to analog circuitry     | LSBs from A/D converters, oscillators       |

... many others: acoustic effects, LED brightness, debug/performance register state...

# Microprocessor performance

CPU market driven has been by speed

Time = 
$$(clock rate) \times (\# clock cycles)$$



- ▶ 1990: 80486 at 33MHz
- > 2004: Pentium 4 at 3.8 GHz
- ▶ 2018: i7-8086K 'up to' 5.0 GHz
- → +40.36% / year
  - +1.98% / year

Performance gains => reducing # clocks

Getting more done per clock

Moore's Law allows huge complexity

 Squeeze gains from cumulative effect of many complex optimizations

# Getting more done per clock

### Program = series of instructions

- Arithmetic/logic operations (add, multiply, divide...)
- Memory operations (load, store)
- Flow control (jump = decide which instruction to do next)

### Example operation "R1 = R2 + R3"

Fetch instruction from memory

Decode instruction

Find register inputs R2,R3

Perform add

Store result



# Memory caches

Caches hold local (fast) copy of recently-accessed 64-byte chunks of memory



Address:
132E1340

Data:
AC 99 17 8F 44 09...

MAIN
MEMORY

Big, slow
e.g. 16GB SDRAM

#### Reads <u>change</u> system state:

- Next read to <u>newly-cached</u> location is faster
- Next read to <u>evicted</u> location is slower

### Cache attacks

#### Basic cache attack:

- Step 1: Prepare cache (erase or fill lines known data)
- Step 2: Run victim code
- Step 3: Detect changes in cache state (additions or removals)
- Step 4: Infer victim's secret data

#### Common variants include:

#### FLUSH+RELOAD

- Attacker flushes an address it shares with the victim (e.g. clflush instruction on an address in a shared library)
- Victim runs
- Attacker measure time to read from address (fast=victim accessed an address in the cache line)

#### PRIME+PROBE

- Attacker loads cache with attacker data, e.g. by reading data in attacker address space
- Victim runs
- Attacker reads back its data (slow=attacker data got evicted, e.g. because victim read data from an address mapping to same cache set)

#### **EVICT+TIME**

- See if evicting a location changes how long victim takes to run (e.g., run victim repeatedly, optionally evicting an address in between)
  - + others (e.g., EVICT+RELOAD, FLUSH+FLUSH...)

### Implications of shared caches:

- Adversary can infer the pattern of <u>memory addresses</u> accessed by adversary
- Adversary can infer the <u>control flow</u>, i.e. the destination of branch/jump instructions

### Various responses/mitigations:

- Write code so secrets do not affect control flow & memory accesses [used for crypto libraries]
- Disable SMT (aka Hyperthreading)
- Page coloring, cache partitioning (e.g., Intel Cache Allocation Technology (CAT))
   ... but implementations have limits + some workarounds (e.g., see CATalyst) + other side channels
- Don't multitask attacker code on computers with sensitive data

### Fault attacks

RSA Signing:  $S = M^d \mod n$ 

RSA is normally optimized using Chinese Remainder Theorem (faster)

- $S_p = (M \mod p)^{d_p} \mod p$
- $S_q = (M \mod q)^{d_q} \mod q$
- $S = S_q + q(k(S_p S_q)M \mod p)$

M is padded message hash d is secret exponent n is public key (= p·q, where p and q are secret)

What if the CPU makes a mistake?

- Computation of S<sub>p</sub> or S<sub>q</sub> use most of the computation time, so are the most likely places for an error
- Example: Defective signature S' with erroneous S<sub>p</sub> but correct S<sub>q</sub>
  - Result: S' is wrong by a multiple of q
  - ▶ Attacker computes gcd(M S'e, n), which reveals q, which factors N

# Fault attacks, continued

Not just RSA -- applicable to any crypto algorithm

► AES, 3DES, ECDSA...

Or bypass crypto altogether

Example: Corrupt length entering output API



- Pay TV glitchers: Send timed clock/ground glitches to smart card
- CLKSCREW: Misconfigure frequency/voltage management circuitry to induce errors
- Rowhammer: Corrupt data in DRAM via malicious memory access patterns
- Xbox 360 reset glitch attack
- Etc

Nobody would intentionally design a CPU that made errors... right?







### Speculative execution

#### CPUs run instructions

Correct result is defined as the result of performing instructions in-order

CPUs may run instructions <u>out-of-order</u> if this doesn't affect result

```
    Example: a ← constant
    b ← slow_to_obtain
    c ← f(a) // start before b finishes
```

CPUs can also guess likely program path and do speculative execution

- Branch predictor guesses that if() will be 'true' based on prior history
- ▶ Before uncached value known, save old registers/state and start executing compute\_something() speculatively
- When memory read finishes, if() can be evaluated definitively:
  - Guess correct: Save speculative work performance gain
  - Guess incorrect: Discard speculative work

The CPU is making erroneous computations – effectively implementing a fault attack on the software



```
if (x < array1\_size)

y = array2[array1[x]*512];
```

Imagine this code was in a kernel API where x came from caller (e.g. attacker)

Execution without speculation is safe

▶ CPU will not evaluate array2[array1[x]\*512] unless x < array1\_size

What about with speculative execution?

```
if (x < array1_size)
y = array2[array1[x]*512];</pre>
```

### Attack setup:

- Train branch predictor to expect if() is true (e.g. call with x < array1 size)</p>
- Evict array1 size and array2[] from cache

### **Memory & Cache Status**

array1 size = 00000008

```
Memory at array1 base address:
8 bytes of data (value doesn't matter)
[... lots of memory up to array1 base+N...]

09 F1 98 CC 90... (something secret)
```

```
array2[ 0*512]
array2[ 1*512]
array2[ 2*512]
array2[ 3*512]
array2[ 4*512]
array2[ 5*512]
array2[ 6*512]
array2[ 7*512]
array2[ 8*512]
array2[ 9*512]
array2[ 10*512]
array2[11*512]
```

Contents don't matter only care about cache *status* 

Uncached

Cached

```
if (x < array1_size)
y = array2[array1[x]*512];</pre>
```

### Attacker calls victim code with x=N (where N > 8)

- Speculative exec while waiting for array1\_size
  - Predict that if() is true
  - Read address (array1 base + x) w/ out-of-bounds x
  - Read returns secret byte = 09 (fast in cache)

### **Memory & Cache Status**

array1 size = 00000008

```
Memory at array1 base address:
8 bytes of data (value doesn't matter)
[... lots of memory up to array1 base+N...]

09 F1 98 CC 90... (something secret)
```

```
array2[ 0*512]
array2[ 1*512]
array2[ 2*512]
array2[ 3*512]
array2[ 4*512]
array2[ 5*512]
array2[ 6*512]
array2[ 7*512]
array2[ 8*512]
array2[ 9*512]
array2[10*512]
array2[11*512]
```

Contents don't matter only care about cache *status* 

Uncached

Cached

```
if (x < array1_size)
y = array2[array1[x]*512];</pre>
```

### Attacker calls victim code with x=N (where N > 8)

- Speculative exec while waiting for array1\_size
  - Predict that if() is true
  - ▶ Read address (array1 base + x) w/ out-of-bounds x
  - ▶ Read returns secret byte = 09 (fast in cache)
  - Request memory at (array2 base + 09\*512)
  - ▶ Brings array2 [09\*512] into the cache
  - Realize if() is false: discard speculative work
- Finish operation & return to caller

### Attacker times reads from array2 [i\*512]

• Read for i=09 is fast (cached), revealing secret byte

### **Memory & Cache Status**

array1 size = 00000008

```
Memory at array1 base address:
8 bytes of data (value doesn't matter)
[... lots of memory up to array1 base+N...]

09 F1 98 CC 90... (something secret)
```

```
array2[ 0*512]
array2[ 1*512]
array2[ 2*512]
array2[ 3*512]
array2[ 4*512]
array2[ 5*512]
array2[ 6*512]
array2[ 7*512]
array2[ 8*512]
array2[ 9*512]
array2[10*512]
array2[11*512]
```

Contents don't matter only care about cache *status* 

Uncached

Cached

# Violating JavaScript's sandbox

### JavaScript code runs in a sandbox

- Not permitted to read arbitrary memory
- No pointers, array accesses are bounds checked

### Browser runs JavaScript from untrusted websites

- JavaScript engine can interpret code (slow) or compile it (JIT) to run faster
- In all cases, engine must enforce sandbox (e.g. apply bounds checks)

### Speculative execution can blast through safety checks...

Can we write JavaScript that compiles into machine code that leaks memory contents?

# Violating JavaScript's sandbox

Leak out-of-bounds read result into cache state!

```
JIT thinks this check ensures index < length, so it omits bounds
index will be in-bounds on training passes,
                                                check in next line. Separate code evicts length for attack passes
and out-of-bounds on attack passes
                                                           Do the out-of-bounds read on attack passes!
         (index < simpleByteArray.length)</pre>
       index = simpleByteArray[index | 0];
                                                            (TABLE1 BYTES-1)) | 0;
       index = (((index * TABLE1 STRIDE) | 0)
       localJunk ^= probeTable[index|0]\0;
                                                                                          0" is a JS optimizer trick
                                                                                        (makes result an integer)
                                           4096 bytes (= page size)
                                                             Keeps the JIT from adding unwanted
    Need to use the result so the
                                                             bounds checks on the next line
    operations aren't optimized away
```

### Indirect branches

#### Conditional branches: Fork in the road

• E.g. next instruction if false, jump destination if true



### Indirect branches: Teleport anywhere

- Examples on x86: jmp [1234567] jmp eax ret
- Branch target buffer: CPU tracks past jump destinations to make quick guesses
- If destination is delayed, CPU guesses and proceeds speculatively



Vastly more freedom for attacker – billions of possible destinations

# Poisoning indirect branches

### Pick indirect branch to redirect speculatively

• E.g. a jump that occurs with attacker-controlled values in some registers

# Pick destination for victim to speculatively execute (the "gadget")

- Instructions in victim code/libraries usable to leak victim's memory into covert channel
- Like return oriented programming, but gadget also doesn't have to return nicely

### Attack

- Mistrain branch prediction/BTB so speculative execution will go to gadget
- Evict or flush destination address from the cache to ensure long duration speculative execution
- Execute victim so it runs gadget speculatively
- **Detect** change in cache state (e.g. EVICT+RELOAD) to determine memory data
- Repeat for more bytes

# Mitigations

Mitigation. noun. "The action of reducing the severity, seriousness, or painfulness of something"

Not necessarily a complete solution





### **Variant 1 Mitigation:** Speculation-barrier instruction (e.g. LFENCE)

- Idea: Software developers insert barrier on all vulnerable code paths in software
- Simple & effective (for CPU developer)



CPU architecture
Machine language
Compiler
Higher-level language

# Abstraction boundaries

# Software

- operating systems
- drivers
- web servers
- interpreters/JITs
- databases

:



Insert LFENCEs manually?

Put LFENCES everywhere?

Insert by smart compiler?

Often millions of control flow paths

Too confusing - speculation runs 188++ instructions, crosses modules

Too risky – miss one and attacker can read entire process memory

Abysmal performance - LFENCE is <u>very</u> slow (+ no tools)

Not in binary libraries, compiler-created code patterns

Protect all potentially-exploitable patterns = too slow

Compilers judged by performance, not security

Protect only known-bad bad patterns = unsafe

Microsoft Visual C/C++ /Qspectre unsafe for 13 of 15 tests

https://www.paulkocher.com/doc/MicrosoftCompilerSpectreMitigation.html

Untestable: Effects are intentionally hidden by CPU + can differ in new CPUs

• Transfers blame to software developer ("you should have put an LFENCE there")

# Mitigations: Indirect branch variant

### x86:

- New MSRs created via microcode
  - Low-level control over branch target buffer
  - Intel + AMD: Microcode updates for many (but not all) CPUs: messy (stability problems + recalls...)
  - Available from kernel mode only (use by applications unclear)
  - Performance impact
- Retpoline proposal from Google
  - Messy hack -- replace indirect jumps with construction that resists indirect branch poisoning on Haswell
  - Microcode updates to make retpoline safe on Skylake & beyond
- Really hard to test

### ARM: No generic mitigation option

- Fast ARM CPUs broadly impacted, e.g. Cortex-A9, A15, A17, A57, A72, A73, A75...
- Often no mitigation, but on some chips software may be able to invalidate/disable branch predictor (with "non-trivial performance impact")
  - See: <a href="https://developer.arm.com/support/security-update/download-the-whitepaper">https://developer.arm.com/support/security-update/download-the-whitepaper</a>

"All of this is pure garbage"

-- Linux Torvolds

https://lkml.org/lkml/2018/1/21/192

# DOOM with only MOV instructions

# Only MOV instructions

- No branch instructions
- One big loop with exception at the end to trigger restart

# Sub-optimal performance

One frame every ~7 hours

### A branchless DOOM

This directory provides a branchless, mov-only version of the classic DOOM video game.



DOOM, running with only mov instructions.

This is thought to be entirely secure against the Meltdown and Spectre CPU vulnerabilities, which require speculative execution on branch instructions.

https://github.com/xoreaxeaxeax/movfuscator/tree/master/validation/doom

Implications + Looking to the Future

# Risk in context

Because of software bugs, computer security was in a dire situation



Spectre doesn't change the magnitude of the risk, but adds to the mess

Complexity of fixes -> new risks

Psychology of unfixed vulnerabilities

# Kerckhoffs's principle (1883):

A system should be secure even if everything about it, except the key, is public knowledge.

1. Insecure: The designer knows the security is weak P(secure) = 0



2. Ignorance: Attackers can almost certainly succeed using what designers don't know  $P(\text{secure}) < \epsilon$  (updates can maintain security at designer ignorance)



3. Probably secure: Reasonable chance of no bugs 50% < P(secure) < 99+%



AES, seL4, TLS 1.2+(?), simple hardware designs??

If the assumptions correct...  $\odot$ 

4. Reliably secure: Security properties which anyone can easily verify and are widely checked  $P(\text{secure}) = 100\% - \epsilon$ 

Hopelessly difficult?

# Reaction



# At Least Three Billion Computer Chips Have the Spectre Security Hole Companies are rushing out software fixes for Chipmageddon.

Researchers Discover Two Major Flaws in the World's Computers

Intel Faces Scrutiny as Questions Swirl Over Chip Security

Silicon melts

Spectre and Meltdown prompt tech industry soul-searching

A CRITICAL INTEL FLAW BREAKS BASIC SECURITY FOR MOST COMPUTERS

Apple says Spectre and Meltdown vulnerabilities affect all Mac and iOS devices

"AMD is not susceptible to all three variants. [...] there is a near zero risk to AMD processors at this time."

# ??!

Why panic when a vulnerability is identified?

P(secure) fell from  $\epsilon$  to 0.

→ but *e* was usually negligible



# Long history of over-optimism

Netscape Communications Corporation

Internet Draft

March 1996 (Expires 9/96)

Alan O. Freier, Netscape Communications Philip Karlton, Netscape Communications Paul C. Kocher, Independent Consultant

The SSL Protocol
Version 3.0

SSL Version 3.0 3/4/96



# State machine for the security cycle

# Vulnerability reported

# **Secure State**

No reported problems

Product advertised as secure

Lots of bugs to exploit

Developer =



Customers =



Attacker =



# **Insecure State**

Frantically developing a fix

Developer =

Vulnerability in the press

Customers =

Victim acts very cautiously

Attacker =



# New release fixes issue

(+ adds 2 more)

# A great question

Are there any security implications from speculative execution?

-- Mike Hamburg

# at the intersection of two trends

Semiconductor/CPU evolution

Security

# Why a great question?

Are there any security implications from speculative execution?

-- Mike Hamburg

# Explores gaps...

### **Architecture vs. CPU**

- Programmers' mental model: simple in-order CPUs
- Reality: Enormous hidden complexity of actual CPUs

# **Correctness assumptions**

- Security efforts rely on CPUs executing code faithfully
- Reality: Actual CPUs are making then discarding errors

# **Expertise**

- Few security experts specialize in CPU details
- Few CPU designers specialize in security

# Hidden in plain sight

# Obvious... in hindsight:

 Component behaviors well known (taught in textbooks on electronics/CPU design)

### Why missed until now?

- Specialization of technical teams
  - Implications (or existence) of properties not obvious to others
- Few communications channels, different terminology, perspectives, assumptions, goals
  - Hardware designers <-> software developers
  - Software developers <-> security specialists
  - Security specialists <-> cryptographers

Focus on minutiae (bugs, individual blocks) rather than risks Few cross-disciplinary people, conferences...

- Assumption that old approaches meet current changing requirements
- ▶ Failure to explore implications of prior side channels results
- Performance-first priorities

"The reality is there are probably other things out there like [Spectre] that have been deemed safe for years. Somebody whose mind is sufficiently warped

toward thinking about security threats may find other ways to exploit systems which had otherwise been considered completely safe."

– Simon Segars (CEO, Arm Holdings)



Are there any security implications from speculative execution?

-- Mike Hamburg

+ asked before an uninteresting conference talk

# What are some other areas we could ask questions about?

### Confidentiality (leaking data)

- Side channel attacks: Spectre variants + AI/ML analysis...
- Analog effects (voltage sensors, PLLs, RF leaks to radios...)
- Incomplete zeroization on context switch (debug regs...)

### Integrity (corrupting information)

- Crosstalk effects in chips
- Clock control logic
- Misconfigure power mgmt/SW-induced glitches
- Rare failures on big distributed systems

### Availability (crashing/destroying hardware)

- NVMs fail after 10K-1M writes is write-leveling secure?
- Overheating (disable thermal shutoff + cause heating)
- Electromigration & other physical effects
- Malicious blowing of (anti-)fuses
- FPGA failures after to loading malicious bitstreams

### Manufacturing, infrastructure, legal

- Insecure test modes (global JTAG passwords common)
- Insecure factory key programming
- Political/legal threats (complex mandatory backdoors...)
- Attacks on firmware/microcode signing keys

# Can we better quantify risk?

Many aspects: data quality, analysis cost, reproducibility, incentives:

- Vendors want to support/fund work that highlights security (not risk)?
- Customers lack access to needed data, uncoordinated spending, limited choices... and are optimists!
- Regulators?

# **Security Facts**

DANGER: This product is not secure Probability of critical defects >99%

### **Complexity measures**

Total complexity 2190K LoC Security-critical areas 791K LoC Bug density in critical 3×10-4/LoC

### **Risk estimates**

Remote exploit flaw 80%

Local non-invasive >99%

Local invasive unprotected

### **Duration of security support: 10 yr**

After 10 years use prohibited

# **Security Facts**

This product is probably secure

### **Complexity measures**

Total complexity 1781K LoC
Security-critical areas 37K LoC (x2\*)
\* Full hardware and software redundancy
Bug density in critical 2×10-4/LoC

### Risk estimates

Remote exploit flaw <3%
Local non-invasive <15%
Local invasive unprotected

**Duration of security support: 25 yr** 

After 25 years open source

New & Improved!
Now only a 10% chance of being completely hackable.

# Problems = Opportunities





"Software and hardware are very likely to have bugs"

Individual bugs are "obvious"

– when we stare directly at them

What can we do to reduce the obvious risks without having to understand every logic gate & line of code? The vulnerabilities in this talk <u>all</u> arise from critical details of a component not described by abstraction compromising the security a complex system.

### We need 4 things:

Better components

= Better matched to system security needs

Better abstraction/interface descriptions

= Conveys security properties

Better ways to instantiate components

= Use components with less risk to overall system

Better reasoning about compositions

= Understand combinations of components





# Strategies from yesterday's talk

- Abstraction collapsing
- Temporal separation
- Spatial separation
- Redundancy

# Software determinism

- Can we guarantee (most) SW is deterministic?
  - Output = f(source, input) ... and nothing else
  - Functional programming attributes for large functional blocks
  - Repeatable, checkable
- Can use for a lot (but not everything)
  - Codecs, decompression, font rendering, math...
  - Much lower overhead (+ better compartmentalization) than microservices
- Strategies for realizing
  - sound static analyzers
  - safe subsets of unsafe languages (C, assembly)
  - safer compilers
  - safer languages

### Implies:

- Same output on all CPUs
- No buffer overflows
- No race conditions
- No side channel receivers ... but can transmit

Note: Determinism != correctness Narrower but more achievable

Challenge: Poor hardware support!

Example: Big performance cost for dynamic checks due to lack of support

# We need better hardware!

In essentially all practical situations, computations can only be as secure as the hardware that performs them

- Technical: Better hardware can address technical barriers to safer systems & safer software. [Example: CHERI]
- Stronger foundational layers (e.g. HW) is needed to make security investments in higher layers make economic sense

# No "best" architecture or implementation

### Fastest != safest

- Market (mis-)trained to expect optimal everything
- Result: same CPUs for video games, funds transfers, ...

# Trade-offs: Need to bifurcate **faster** vs. **safer**

- 'Safer' needs to be much less complex HW <u>and</u> OS
   -- not just a different mode (like TrustZone/SGX)
- Can co-exist in one device (or chip)



### Many areas of difference:

- performance needs
- tolerance for complexity-induced risks
- choice of risky optimizations
- safety margins
- side channel/fault attack countermeasures
- backward compatibility with unsafe software
- feature choices
- verification/test processes
- •



Volvo image public domain by OSX, source: https://en.wikipedia.org/wiki/Volvo\_XC90#/media/File:2005\_Volvo\_XC90\_(P28\_MY05)\_2.5\_T\_wagon\_(2011-11-18)\_01.jpg
Race car by Andrew Griffith CC BY 2.0, source: https://en.wikipedia.org/wiki/Ferrari\_F10#/media/File:Felipe\_Massa\_Ferrari\_Bahrain\_2010\_GP.jpg
SR-71 image in public domain, source: https://commons.wikimedia.org/wiki/File:Lockheed\_SR-71\_Blackbird\_(modified).jpg
787 image by Dave Sizer, CC BY 2.0, source: https://simple.wikipedia.org/wiki/Boeing\_787\_Dreamliner#/media/File:787\_First\_Flight.jpg

# 10 areas for work

- 1 Side channel attacks
  - What analog & digital effects leak information?
  - What new optimizations will leak information?
- 2 Fault attacks
  - How might errors be induced (crosstalk, glitches...)? Detected? Mitigated?
- (3) Denial of service attacks
  - Can software induce permanent failures (e.g. damage hardware via NVM exhaustion, fuses, electromigration...)?
- (4) Architectures
  - What guarantees "should" architectures make to meet the needs of SW? How should guarantees be documented? How do guarantees flow to code in higher level languages?
- (5) Memory models
  - How should memory work in secure systems? What support is needed in higher-level languages & legacy code?

- (6) Verification & test
  - How to minimize (or just estimate) the likelihood of vulnerabilities in architectures? Implementations? Manufactured devices?
  - Are there safer ways to test manufactured devices (e.g. scan chains can enable attacks)?
- 7 Metrics for security
  - What metrics might help buyers, developers, and regulators make informed security decisions?
- 8 Legacy migration
  - ► How can existing architectures (x86, ARM), operating systems, drivers, and applications be migrated to something safer?
- (9) Incident response
  - How should hardware vulnerabilities be handled, including in cases where devices cannot be fixed?
- (10) Education
  - How can we meet the need for security talent (research, architecture, implementation, verification, operation...)?

# Q&A

My email: paul@paulkocher.com